Modeling, Analysis and Optimization of Network-on-Chip Communication Architectures
Titre:
Modeling, Analysis and Optimization of Network-on-Chip Communication Architectures
ISBN (Numéro international normalisé des livres):
9789400739581
Auteur personnel:
Edition:
1st ed. 2013.
PRODUCTION_INFO:
Dordrecht : Springer Netherlands : Imprint: Springer, 2013.
Description physique:
XIV, 174 p. online resource.
Collections:
Lecture Notes in Electrical Engineering, 184
Table des matières:
Introduction -- Literature Survey -- Motivational Example: MPEG-2 Encoder Design -- Target NoC Platform -- NoCPerformance Analysis -- Application-specific NoC Architecture Custimization using Long-range Links -- Analysis and Optimization of Prediction-based Flow Control in Networks-on-Chip -- Design and Management of VFI Partition Networks-on-Chip -- Conclusion -- Bibliography -- Appendix A. Tools and FPGA prototype -- Appendix B. Experiments using the Single-chip Cloud Computer (SCC) Platform.
Extrait:
Traditionally, design space exploration for Systems-on-Chip (SoCs) has focused on the computational aspects of the problem at hand. However, as the number of components on a single chip and their performance continue to increase, the communication architecture plays a major role in the area, performance and energy consumption of the overall system. As a result, a shift from computation-based to communication-based design becomes mandatory. Towards this end, network-on-chip (NoC) communication architectures have emerged recently as a promising alternative to classical bus and point-to-point communication architectures. This book explores outstanding research problems related to modeling, analysis and optimization of NoC communication architectures. More precisely, we present novel design methodologies, software tools and FPGA prototypes to aid the design of application-specific NoCs.
Auteur ajouté:
Auteur collectif ajouté:
Accès électronique:
Full Text Available From Springer Nature Engineering 2013 Packages
Langue:
Anglais